

Report No: S210319134 Ver:A

### **ELECTROSTATIC DISCHARGE (ESD) TESTING REPORT**

| Applicant/Department: Nations Technologies Inc.                                                    |                                              |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--|--|--|--|--|
| Product: N32G030K6L7/N32G030K8L7                                                                   | LOT:                                         |  |  |  |  |  |  |  |
| Case NO: S210319134                                                                                | Quantity: 18 ea                              |  |  |  |  |  |  |  |
| Test Item: Human Body Model (HBM)                                                                  | Package/Pin Count: LQFP32                    |  |  |  |  |  |  |  |
| Application Date: 2021/3/19                                                                        | Date Finished: 2021/3/30                     |  |  |  |  |  |  |  |
| Reference: MIL-STD-883K / Method 3015.9                                                            | Temperature: 25 ± 5 °C Humidity: 55 ± 5%     |  |  |  |  |  |  |  |
| Test Instrument: MK2(SN0204336)                                                                    | Calibiration Due Date: 2020/09/02~2021/09/01 |  |  |  |  |  |  |  |
| Test Voltage: ±4000V                                                                               |                                              |  |  |  |  |  |  |  |
| Failure Criteria:                                                                                  | Failure Criteria:                            |  |  |  |  |  |  |  |
| compliance within 10% V+I envelope around REFERENCE I-V curve (pre-zap) and Customer FunctionTest. |                                              |  |  |  |  |  |  |  |
| ESD Testing Result: Minimum Pass Level = ±4000V                                                    |                                              |  |  |  |  |  |  |  |

NOTE 1: ESD/latch-up test is employed as one of qualification tests for electronic products.

However, the pass / fail results of this test can NOT be taken as go/no-go criteria for IC tape-out and mass production. Before and after ESD/latch-up test(s), complete parametric and functional testing (F/T) are essential for determining pass/fail of the tested products. (References: Page 9, AEC-Q100-003-Rev-E-2003;

and Page 15, ESDA-JEDEC JS-001-2017).

NOTE 2: MA-tek sample storage policy is 14 days after the test data delivery. Prolonged

storage can be arranged per client's request.

#### WE HEREBY CERTIFY THAT:

The test(s) was/were conducted according to test conditions provided by customer. Testing was performed on calibrated and JEDEC-ESDA qualified ESD instruments. The quality and comprehensiveness of this test(s) were delivered by qualified personnel.

|           | シート 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
|-----------|-------------------------------------------|
| Tested by | Reviewed by                               |
| Joe_Xu    | Fly-Fei Zleven-Zhu                        |

#### **CERTIFICATE of APPROVAL INDEPENDENT TESTING LABORATORY:**

ISO9001:2015 Certificate Registration No. 20001845 QM08, issued by UL DQS Inc. IEC/IECQ17025 Certificate No. IECQ-L ULTW 09.0009, approved by Certification Body (CB): UL Registered Firm



Report No: S210319134 Ver:A

### 实验室管理公正性声明 Impartiality

为维护实验室的公正性,保护检测活动的独立性,本实验室声明:

- 1.遵守国家法律、法规和认可机构的要求,执行分析检测服务;
- 2.坚持独立检测、独立判断,保持和发展认可的分析检测能力;
- 3.坚持公平、公正、对所有客户一视同仁的分析检测服务原则;
- 4.不从事与客户送检产品相关的研发、生产、销售等活动;
- 5.不接受有违分析检测公正性的投资赞助和代理要求,不介入客户之间的市场竞争和利益冲突;
- 6.维护客户的权利,保护客户的所有权和专利权不受侵犯。

## 保护客户机密讯息和所有权的承诺 Confidentiality

实验室承诺保护客户的机密讯息和所有权。客户提供的分析检测方法、技术要求和图面文件、说明书以及委托合约和协议等与分析检测有关的所有文件及受检样品、检测结果均列入实验室保密范畴,以及保护客户所有权的完整性。在主持能力验证和分包检测时,也为参加实验室及客户的检测数据及结果保密。





Report No: S210319134 Ver:A

### **TABLE OF CONTENTS**

- 1. TEST SUMMARY
- 2. PIN ASSIGNMENT
- 3. ESD TESTING CONDITIONS
- 4. RAW DATA
- 5. APPENDIX-1 (PASS/FAIL CRITERIA)
- 6. APPENDIX-2 (ESD INSTRUMENTATION AT MA-TEK)





Report No: S210319134 Ver:A

### 1. TEST SUMMARY

|                              | Pin Combination          | Sample | Pass Level |
|------------------------------|--------------------------|--------|------------|
|                              | All other pins to VSS(+) | 3      | +4000V     |
| Sensitivity Pass: ±4000V     | All other pins to VSS(-) | 3      | -4000V     |
|                              | All other pins to VDD(+) | 3      | +4000V     |
|                              | All other pins to VDD(-) | 3      | -4000V     |
| Class-3A                     | IO pins to IO pins(+)    | 3      | +4000V     |
| MIL-STD-883K / Method 3015.9 | IO pins to IO pins(-)    | 3      | -4000V     |
| Class-0 : 0 V - < 250 V      |                          |        |            |
| Class-1A : 250 V - < 500 V   |                          |        |            |
| lass-1B : 500 V - < 1000 V   |                          |        |            |
| class-1C : 1000 V - < 2000 V |                          |        |            |
| Class-2 : 2000 V - < 4000 V  |                          |        |            |
| Class-3A : 4000 V - < 8000 V |                          |        |            |
| Class-3B : >= 8000 V         |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
| <u> </u>                     |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |
|                              |                          |        |            |

<sup>\*</sup> DUT failed at the first level of test condition, defined by client.

NOTE: Red color in raw data indicates failed pins, if any.





Report No: S210319134 Ver:A

### 2. Pin ASSIGNMENT

| Pin Group | PAD Pins   |
|-----------|------------|
| VDD       | 1,17       |
| VSS       | 16,32      |
| 10        | 2-15,18-31 |







Report No: S210319134 Ver:A

### 3. ESD TEST CONDITIONS

ESD Zap Interval: ≥ 1 S Zap: 3 pulse.

### **Testing Combinations**

All other pins to VSS(+)

All other pins to VSS(-)

All other pins to VDD(+)

All other pins to VDD(-)

IO pins to IO pins(+)

IO pins to IO pins(-)





Report No: S210319134 Ver:A

#### 4. Raw Data - 2

|        | HBM All other pins to VSS_+4000 (Unit: V) |      |      |      |        |                  |      |      |      |  |  |
|--------|-------------------------------------------|------|------|------|--------|------------------|------|------|------|--|--|
| Test F | Pin Fail Voltage                          | #1   | #2   | #3   | Test F | Pin Fail Voltage | #1   | #2   | #3   |  |  |
|        | VDD                                       |      | Pass | Pass |        | Ю                | Pass | Pass | Pass |  |  |
|        | VSS                                       | Pass | Pass | Pass |        |                  |      |      | _    |  |  |

|        | HBM All other pins to VSS4000 (Unit: V) |      |      |        |                  |    |      |      |      |  |
|--------|-----------------------------------------|------|------|--------|------------------|----|------|------|------|--|
| Test F | Pin Fail Voltage                        | #5   | #6   | Test F | Pin Fail Voltage | #4 | #5   | #6   |      |  |
|        | VDD                                     | Pass | Pass | Pass   |                  | Ю  | Pass | Pass | Pass |  |
|        | VSS                                     | Pass | Pass | Pass   |                  |    |      |      |      |  |

|        | HBM All other pins to VDD_+4000 (Unit: V) |                                   |      |      |  |    |      |      |      |  |  |
|--------|-------------------------------------------|-----------------------------------|------|------|--|----|------|------|------|--|--|
| Test F | #7                                        | #8 #9 Test Pin Fail Voltage #7 #8 |      |      |  | #8 | #9   |      |      |  |  |
|        | VDD                                       | Pass                              | Pass | Pass |  | Ю  | Pass | Pass | Pass |  |  |
|        | VSS                                       | Pass                              | Pass | Pass |  |    |      |      |      |  |  |

|                           | HBM All other pins to VDD4000 (Unit: V) |      |      |      |        |                  |      |      |      |  |
|---------------------------|-----------------------------------------|------|------|------|--------|------------------|------|------|------|--|
| Test Pin Fail Voltage #10 |                                         |      | #11  | #12  | Test F | Pin Fail Voltage | #10  | #11  | #12  |  |
|                           | VDD                                     | Pass | Pass | Pass |        | Ю                | Pass | Pass | Pass |  |
|                           | VSS                                     | Pass | Pass | Pass |        |                  |      |      |      |  |

|      | HBM IO pins to IO_+4000 (Unit: V) |      |      |      |        |                  |      |      |      |
|------|-----------------------------------|------|------|------|--------|------------------|------|------|------|
| Test | Pin Fail Voltage                  | #13  | #14  | #15  | Test F | Pin Fail Voltage | #13  | #14  | #15  |
|      | VDD                               | Pass | Pass | Pass |        | Ю                | Pass | Pass | Pass |
|      | VSS                               | Pass | Pass | Pass |        |                  |      |      |      |

|        | HBM IO pins to IO4000 (Unit: V) |      |      |      |        |                  |      |      |      |
|--------|---------------------------------|------|------|------|--------|------------------|------|------|------|
| Test F | Pin Fail Voltage                | #16  | #17  | #18  | Test F | Pin Fail Voltage | #16  | #17  | #18  |
|        | VDD                             | Pass | Pass | Pass |        | Ю                | Pass | Pass | Pass |
|        | VSS                             | Pass | Pass | Pass |        |                  |      |      |      |

Report No: S210319134 Ver:A

### 5. APPENDIX-1 (PASS/FAIL CRITERIA)

**FAILURE CRITERIA** 

compliance within 10% V+I envelope around REFERENCE I-V curve (pre-zap) and Customer FunctionTest.

**Note** 

For custom designed ESD testing customers may select variation in Idd, and leakage current as criteria to determine pass/fail results of ESD testing.



Pass/Fail Criteria: Variation of Leakage Current and I-V Shift in Pre-Zap and Post-Zap curves

Report No: S210319134 Ver:A

### 6. APPENDIX-2 (ESD INSTRUMENTATION AT MA-TEK)

| No. | Test Tools                | Vendors           | System Specification                           |
|-----|---------------------------|-------------------|------------------------------------------------|
| 1   | Zapmaster                 | Thermo Keytek     | 256 Pin Count, ESD Pulse 50 V to 8 KV          |
| 2   | MK1                       | Thermo Scientific | 256 Pin Count, ESD Pulse 10 V to 8 KV          |
| 3   | MK2                       | Thermo Keytek     | 768 Pin Count, ESD Pulse 10 V to 8 KV          |
| 4   | MK4                       | Thermo Scientific | 2304 Pin Count, ESD Pulse 10 V to 8 KV         |
| 5   | CDM Tester                | Oryx Orion        | 100 V to 2 KV                                  |
| 6   | ESD Gun                   | Noiseken          | Voltage = 1 KV to 30 KV                        |
| 7   | High Temp. Test<br>Module | Thermonics        | Maximum temperature = 150°C.                   |
| 8   | TLP Tester                | Thermo Scientific | Voltage = 1 V to 2 KV, Current = 10 nA to 40 A |





Report No: S210319134 Ver:A

#### **DISCLAIMER:**

- 1 This report is proprietary to the client and may not be copied, reproduced or referred (whether in whole or in part) to any other party by any means without the prior written consent of MA-tek.
  - 本報告非經本公司事前書面同意,不得複製、轉載、提述(全部或部份內容)於他人。
- 2 The information contained in or referred to in this report is based solely on information, data and/or samples provided to MA-tek by the client. All of the contents of this report shall be treated as a whole. Any single page of this report shall not be used or interpreted separately.
  - 本報告僅針對客戶提供的試樣作出技術分析,報告中的任意頁次不可以被拆解來單獨使用。
- 3 This report shall be used as technical reference only. Unless with the prior written consent of MA-tek, this report shall not be used for any other purpose, especially in legal disputes, nor be evidenced as MA-tek's opinions for any specific case.
  - 本報告僅限於作技術參考,非經本公司事前書面之同意,此報告不得用於訴訟案件,亦不得做為本公司就具體個案表示意見之證明。

